Locate Phase Lock Loop Alarms
Purpose
The phase lock loop (PLL) alarm occurs when the PLL cannot lock on to a timing device, and indicates a possible hardware or network timing problem.
Action
To display SONET alarms and errors, use the following JUNOS CLI operational mode command:
user@host>show interfacesso-fpc/pic/portextensiveSample Output
user@host>show interfaces so-1/1/1 extensive[...Output truncated...]Active alarms : PLLActive defects : PLLSONET PHY: Seconds Count StatePLL Lock 26 0 PLL Lock ErrorPHY Light 0 0 OKSONET section:BIP-B1 0 0SEF 0 0 OKLOS 0 0 OKLOF 0 0 OKES-S 0SES-S 0SEFS-S 0SONET line:BIP-B2 0 0REI-L 0 0RDI-L 3 3 OKAIS-L 0 0 OKBERR-SF 0 0 OKBERR-SD 0 0 OKES-L 0SES-L 0UAS-L 0ES-LFE 0SES-LFE 0UAS-LFE 0SONET path:BIP-B3 0 0REI-P 0 0LOP-P 0 0 OKAIS-P 0 0 OKRDI-P 0 0 OKUNEQ-P 0 0 OKPLM-P 0 0 OKES-P 0SES-P 0UAS-P 0ES-PFE 0SES-PFE 0UAS-PFE 0[...Output truncated...]What It Means
The sample output shows a PLL alarm lasting for 26 seconds. You must investigate the timing source to diagnose the problem. The timing source is derived from an incoming SONET circuit (when
clock externalis configured), or from the onboard Stratum 3 clock (whenclock internalis configured). Internal clocking is the default for Juniper Networks routers.The cause of the problem differs depending on the type of system board on the router. (See Table 33.) For example:
- On the M20 and M40 Internet router OC-48-SM-IR PIC and the M160 Internet router OC-192 board, the problem might be caused by the following:
- An out-of-tolerance clock coming from the far end, if clocking external is configured.
- An out-of-tolerance clock coming from the far end or a problem with the board being unable to lock on to its internal clock to derive the transmit clock, if clocking internal is configured.
- On OC-3 and OC-12 PICs, the PIC not establishing a lock to the onboard clock to derive the outgoing clock.
To further diagnose the problem, try the following:
- Configure clocking to external. If the alarm disappears, the board might not have locked to the internal clock used to derive the outgoing clock.
- Configure clocking to internal and make sure that a loopback fiber is plugged in. If the PLL alarm persists, it is most likely a hardware problem. However, you may not be able to determine if the direction is on the inbound or outbound side of the board.
Table 33 shows the location of the onboard clock on the various system boards of Juniper Networks routers.