[Contents] [Prev] [Next] [Index] [Report an Error]

List of Figures

Figure 1: APS Interface
Figure 2: Container Interface
Figure 3: Routing Matrix
Figure 4: Interface Slot, PIC, and Port Locations
Figure 5: Clock Sources
Figure 6: DLSw Ethernet Redundancy Topology
Figure 7: Unicast RPF with Routing Asymmetry
Figure 8: Prefix Accounting with Source and Destination Classes
Figure 9: Layer 2 Switching Circuit Cross-Connect
Figure 10: Example Topology of a Switching Circuit Cross-Connect with Frame Relay CCC Encapsulation
Figure 11: Layer 2.5 Switching Translational Cross-Connect
Figure 12: Interface-to-Interface Circuit Cross-Connect over Aggregated Ethernet Interfaces
Figure 13: Remote Interface-LSP-Interface Circuit Cross-Connect over Aggregated Ethernet Interfaces
Figure 14: ATM-to-Ethernet Interworking
Figure 15: Serial Interface Clocking Mode
Figure 16: Serial Interface LIU Loopback
Figure 17: Serial Interface Local Loopback
Figure 18: Layer 2 Circuit Trunk Topology
Figure 19: Example Topology for Router with Eight Queues
Figure 20: Structure of the Channelized OC3 IQ PIC
Figure 21: Structure of the Channelized OC12 IQ PIC
Figure 22: Structure of the Channelized STM1 IQ PIC
Figure 23: Structure of the Channelized DS3 IQ PIC
Figure 24: Structure of the Channelized E1 IQ PIC
Figure 25: Structure of the Channelized OC3/STM1 IQE PIC (port in SONET Mode)
Figure 26: Structure of the Channelized OC3/STM1 IQE PIC (port in SDH Mode)
Figure 27: Structure of the Channelized OC12/STM4 IQE PIC (port in SONET Mode)
Figure 28: Structure of the Channelized OC12/STM4 IQE PIC (port in SDH Mode)
Figure 29: Structure of the Channelized CDS3/E3 IQE PIC (port in DS3 Mode)
Figure 30: Structure of the Channelized CDS3/E3 IQE PIC (port in E3 Mode)
Figure 31: Channelized OC3 IQ Interface Example for Show Interfaces Controller
Figure 32: T1 Interfaces on a Channelized OC3 PIC
Figure 33: Sample Channelization of OC3 IQ or IQE PIC
Figure 34: Sample Channelization of OC12 IQ or IQE PIC (SONET Mode)
Figure 35: Sample Channelization of OC12 IQ or IQE PIC (SDH Mode)
Figure 36: Sample Channelization of OC12 PIC
Figure 37: T1 Interfaces on a Channelized OC12 PIC
Figure 38: Sample Channelization of OC12 IQ or IQE PIC
Figure 39: Sample Channelization of DS3 IQ or IQE PIC
Figure 40: Mobile Backhaul Application
Figure 41: Remote and Local E1 Loopback
Figure 42: Remote and Local E3 Loopback
Figure 43: Remote and Local T1 Loopback
Figure 44: Remote and Local T3 Loopback
Figure 45: Topology of Layer 2.5 Translational Cross-Connect
Figure 46: Edge Device Case for Unrestricted Proxy ARP
Figure 47: Core Device Case for Unrestricted Proxy ARP
Figure 48: Relationship of MEPs, MIPs, and Maintenance Domain Levels
Figure 49: Relationship of Bridges, Maintenance Domains, Maintenance Associations, and MEPs
Figure 50: PPPoE Session on an Ethernet Loop
Figure 51: ISDN Backup Topology
Figure 52: Dialer Filter Topology
Figure 53: Bandwidth-on-Demand Topology
Figure 54: Dialer Watch Topology
Figure 55: APS/MSP Configuration Topologies
Figure 56: APS Load Sharing Between Circuit Pairs

[Contents] [Prev] [Next] [Index] [Report an Error]