[Contents] [Prev] [Next] [Index] [Report an Error]


Locate Phase Lock Loop Alarms

Purpose

The phase lock loop (PLL) alarm occurs when the PLL cannot lock on to a timing device, and indicates a possible hardware or network timing problem.

Action

To display SONET alarms and errors, use the following JUNOS CLI operational mode command:

user@host> show interfaces so-fpc/pic/port extensive

Sample Output

user@host> show interfaces so-1/1/1 extensive
[...Output truncated...]
Active alarms  : PLL
  Active defects : PLL
  SONET PHY:            Seconds        Count  State
    PLL Lock                 26            0  PLL Lock Error
    PHY Light                 0            0  OK
  SONET section:
    BIP-B1                    0            0
    SEF                       0            0  OK
    LOS                       0            0  OK
    LOF                       0            0  OK
    ES-S                      0
    SES-S                     0
    SEFS-S                    0
  SONET line:
    BIP-B2                    0            0
    REI-L                     0            0
    RDI-L                     3            3  OK
    AIS-L                     0            0  OK
    BERR-SF                   0            0  OK
    BERR-SD                   0            0  OK
    ES-L                      0
    SES-L                     0
    UAS-L                     0
    ES-LFE                    0
    SES-LFE                   0
    UAS-LFE                   0
  SONET path:
    BIP-B3                    0            0
    REI-P                     0            0
    LOP-P                     0            0  OK
    AIS-P                     0            0  OK
    RDI-P                     0            0  OK
    UNEQ-P                    0            0  OK
    PLM-P                     0            0  OK
    ES-P                      0
    SES-P                     0
    UAS-P                     0
    ES-PFE                    0
    SES-PFE                   0
    UAS-PFE                   0
[...Output truncated...]

What It Means

The sample output shows a PLL alarm lasting for 26 seconds. You must investigate the timing source to diagnose the problem. The timing source is derived from an incoming SONET circuit (when clock external is configured), or from the onboard Stratum 3 clock (when clock internal is configured). Internal clocking is the default for Juniper Networks routers.

The cause of the problem differs depending on the type of system board on the router. (See Table 33.) For example:

To further diagnose the problem, try the following:

Table 33 shows the location of the onboard clock on the various system boards of Juniper Networks routers.


Table 33: Location of the Onboard Clock
Router
System Board

M5, M10, M20, and M40 routers

System Control Board (SCB), System and Switch Board (SSB), Switching and Forwarding Module (SFM), and Single Board Router (SBR)

OC-48-SM-IR PIC used on the M20 and M40 routers

Flexible PIC Concentrator (FPC)

M40e and M160 routers

Miscellaneous Control Subsystem (MCS)

T-series routing platforms

SONET Clock Generator (SCG)



[Contents] [Prev] [Next] [Index] [Report an Error]